Documents
Presentation Slides
Presentation Slides
FFTTA presentation
- Citation Author(s):
- Submitted by:
- Jakub Zadnik
- Last updated:
- 14 May 2019 - 8:31am
- Document Type:
- Presentation Slides
- Document Year:
- 2019
- Event:
- Presenters:
- Jakub Žádník
- Paper Code:
- 3342
- Categories:
- Log in to post comments
This paper describes a low-power processor tailored for fast Fourier transform computations where transport triggering template is exploited. The processor is software-programmable while retaining an energy-efficiency comparable to existing fixed-function implementations. The power savings are achieved by compressing the computation kernel into one instruction word. The word is stored in an instruction loop buffer, which is more power-efficient than regular instruction memory storage. The processor supports all power-of-two FFT sizes from 64 to 16384 and given 1 mJ of energy, it can compute 20916 transforms of size 1024.
10-05-19.pdf
19-05-10_old (346)
14-05-19.pdf
19-05-14_new (380)